PTTO18=0, PTTO21=0, PTTO29=0, PTTO16=0, PTTO31=0, PTTO13=0, PTTO3=0, PTTO28=0, PTTO8=0, PTTO19=0, PTTO4=0, PTTO24=0, PTTO12=0, PTTO10=0, PTTO17=0, PTTO9=0, PTTO14=0, PTTO0=0, PTTO6=0, PTTO1=0, PTTO22=0, PTTO7=0, PTTO5=0, PTTO2=0, PTTO11=0, PTTO27=0, PTTO26=0, PTTO20=0, PTTO23=0, PTTO25=0, PTTO15=0, PTTO30=0
Port Toggle Output Register
| PTTO0 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO1 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO2 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO3 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO4 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO5 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO6 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO7 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO8 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO9 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO10 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO11 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO12 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO13 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO14 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO15 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO16 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO17 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO18 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO19 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO20 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO21 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO22 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO23 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO24 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO25 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO26 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO27 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO28 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO29 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO30 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |
| PTTO31 | Port Toggle Output 0 (0): Corresponding bit in PDORn does not change. 1 (1): Corresponding bit in PDORn is set to the inverse of its existing logic state. |